Profile (CV) of the research teaching staff

Viñals Yufera, Víctor
Department: Departamento de Informática e Ingeniería de Sistemas
Field: Arquitectura y Tecnología de Computadores
Faculty: Escuela de Ingeniería y Arquitectura

Research Institute: INSTITUTO DE INVESTIGACIÓN EN INGENIERÍA DE ARAGÓN (I3A)
Group: T58_23R: gaZ: grupo de Arquitectura de Computadores de la Universidad de Zaragoza

Number of 6-year periods of research productivity evaluation
  • CNEAI research evaluation. 01/01/19
  • CNEAI research evaluation. 01/01/13
  • CNEAI research evaluation. 01/01/07
Academic position: Cated. Universidad

Academic position
  • Coordinador del Postgrado en Informática
Email: victor@unizar.es
Personal web page: http://webdiis.unizar.es/gaz/index.php
ORCID number: 0000-0002-5976-1352

Research interests
  • Ciencias de la computación y tecnología informática
  • Interconexión de sistemas
  • Centro de cálculo

University degrees
  • Ingeniero de Telecomunicación. Universitat Politècnica de Catalunya. 1982

PhDs
  • Doctor en Informática. Universitat Politècnica de Catalunya. 1987

Download curriculum in PDF format Go to personal website Go to ORCID page

 
                 
Víctor Viñals Yúfera (05/24/1958) is a Telecommunications Engineer specializing in Electronics (UPC, 1982). PhD in Computer Science (UPC, 1987). In the
period 1983-88 he was a Non-Numerary Professor and Associate Professor in the Faculty of Informatics of Barcelona of the UPC. In September 1988 he
moved to the U. of Zaragoza and is currently Professor of Computer Architecture in the Department of Computer Science and Systems Engineering. Professor
Viñals leads the research group in Computer Architecture of the University of Zaragoza (gaZ), framed in the Aragon Engineering Research Institute (I3A) and is
vice president of SARTECO, the Spanish Society of Computer Architecture and Technology. His interests include processor design, performance-oriented and
real-time cache memory hierarchy, codesign of cache and interconnection network, high-performance programming for parallel architectures and energy-saving
techniques for chip-multiprocessors. Professor Viñals is a member of IEEE and ACM, and of the European network of excellence HiPEAC. He has directed 9
theses and has been principal investigator of 5 consecutive Spanish National Plan projects. Occasionally his works are published in high impact journals (IEEE
Micro, IEEE TC, IEEE TVLSI, ACM TACO, ACM TECS) or in prestigious conferences (ISCA, MICRO, HPCA, ICS, ICPP, PACT, RTCSA). Summarizing, at the
date of writing (oct. 2019) he has contributed in 54 international conferences, 76 Spanish conferences and journal papers, and 41 international journal papers.
- Google Scholar: https://scholar.google.es/citations?user=GIeyPx0AAAAJ&hl=es
- Public Profile: https://janovas.unizar.es/sideral/CV/victor-Viñals-yufera
- ResearcherID: F-6451-2016
- # PhD advised 2009-2019: 4
- Research Group: “T58_17R: Grupo de Arquitectura de Computadores de la Universidad de Zaragoza (gaZ)”.
 http://webdiis.unizar.es/gaz/index.php
- 3 Periods of six-year research activity certified by CNEAI at 01/01/2019, 01/01/2013, and 01/01/2007


© University of Zaragoza | Versión 2.27.2
© Computing and Communications Service of the University of Zaragoza (Pedro Cerbuna 12, 50009 ZARAGOZA - SPAIN)